# AN EFFICIENT DESIGN AND IMPLEMENTATION OF TURBO **ENCODER MODULE FOR IN-VEHICLE SYSTEM**

M. Ramesh Naidu<sup>1</sup>, Y. Nirmala<sup>2</sup>, C. Karishma<sup>3</sup>

<sup>1</sup> Associate Professor, <sup>2</sup> Associate Professor, <sup>3</sup> Assistant Professor, ECE Department, Anantha Lakshmi Institute of Technology and Sciences, Ananthapuramu, Andhra Pradesh, India.

ABSTRACT--This paper studies design and implementation of the Turbo encoder to be an embedded module in the in-vehicle system (IVS) chip. Field programmable gate array (FPGA) is employed to develop the Turbo encoder module. Both serial and parallel computations for the encoding technique are studied. The two design methods are presented and analyzed. Developing the parallel computation method, it is shown that both chip size and processing time are improved. The logic utilization is enhanced by 73% and the processing time is reduced by 58%. The Turbo encoder module is designed, simulated, and synthesized using Xilinx tools. Xilinx Zynq-7000 is employed as an FPGA device to implement the developed module. The Turbo encoder module is designed to be a part of the IVS chip on a single programmable device.

## **1.INTRODUCTION**

The European emergency call (eCall) system is a telematics system designed to save more lives in vehicle accidents. It is a governmental mandatory system that is to be implemented by March 2018 [1][2]. The EU eCall system provides an immediate voice

and data channel between the vehicles and an emergency center after car accidents. The data channel provides the emergency center with the necessary data for emergency aids.

The EU eCall system main parts includes the in-vehicle system (IVS), the public safety answering point (PSAP), a cellular communication channel. The IVS activates the data channel automatically when a car accident occurs. The IVS collects the minimum set of data (MSD) that includes GPS coordinates, the VIN number, and all required data for an emergency aid. It sends the MSD to the closest PSAP through a cellular channel in up to 4 seconds [1]. The PSAP sends the emergency team to the location of the accidents.

The IVS modem employs multiple modules for the MSD signal processing. The modules of the IVS are shown in Figure 1. The IVS employs a Turbo encoder as a forward error correcting (FEC) [1]. The Turbo encoder implements the digital data

encoding technique in data transmissions. Turbo coding is one of the most popular and efficient coding technique to improve bit error rate (BER) in digital communications [3] [4]. The cyclic redundancy check (CRC) [5], the modulator [6], the demodulatordecoder [7] modules are projected and implemented on an FPGA device. They are developed to be embedded modules of the IVS chip.



Fig. 1: The IVS block diagram.

This work studies the hardware development of the Turbo encoder. It employs FPGA technologies to develop the Turbo encoder to be an embedded module in the IVS modem. It discusses serial and parallel computation techniques for the Turbo encoder. It does not only design and implement the Turbo encoder module, but also proposes a better solution for the turbo encoder implementation. The improvement of the chip size and processing time are exhibited by developing the parallel computation technique for the Turbo encoder.

#### **Turbo Encoder Module**

The turbo encoder technique is one of the most powerful FEC techniques in digital communication [8]. The IVS employs a Turbo encoder module with 1=3 code rate. The Turbo encoder functionalities are detailed in the third generation partnership project (3GPP) standards. The 3GPP Turbo encoder is illustrated in Figure 2 [8]. The input signal of the turbo encodes is the MSD data appended with the CRC parity bits in binary. The block length of the MSD data is 1148 bits. The output of the module is the MSD encoded data in binary. Implementing the turbo coding technique with 1=3 coding rate and thrills bits, the length of the output is 3456 bits. The thrills structure has an impact of the Turbo encoder [9].

The Turbo encoder employs а parallel concatenated convolutional code (PCCC). The PCCC uses two constituent encoders with eight states as it is shown in Figure 2. The initial status of the register are zeros. The first constituent takes the MSD bits implements and the employed convolution technique. It takes one bit at a time and generates one bit of parity1 bits. The second constituent implements an identical technique of the first constituent,

but it calls for the MSD bit after they are interleaved with a 3GPP designed interleaver technique [8].



Fig. 2: The structure of the Turbo encoder.

The length of the input data, parity1, and parity2 are 1148 bits. There are 12 bits of the tail bits. They are driven from the shift register feedback. The tail bits are applied for end points between the encoded data blocks. The output structure of the Turbo encoder is illustrated in Figure 3.





Interleaver

Denote the transfer function of the employed PCCC as:

where

$$G(D) = \left(1, \frac{1}{g_0(D)}\right)$$
$$g(D) = 1 + D^2 + D^2$$
$$g(D) = 1 + D + D^3$$

 $(g_1(D))$  (,  $g_1(D)$ )

ISSN: 2278-4632 Vol-12 Issue-12 No.02, December 2022

And denote the input bits to the encoder as x1; x2; ...; xK, the output of the inter leaver as  $x^{0}_{1}$ ;  $x^{0}_{2}$ ; ...;  $x^{0}_{k}$ , and the output bits of the first and second constituents as z1; z2; ...; zK and  $z^{0}_{1}$ ;  $z^{0}_{2}$ ; ...;  $z^{0}_{k}$ , respectively; where K is the number of input bits to the Turbo encoder.

The encoder output is expressed as:

$$d_K^{(0)} = x_K, d_K^{(1)} = z_K, d_K^{(2)} = z'_K$$

where K = 0; 1; ...; K 1.

The three code blocks of the output, d(0) K, d(1) K, and d(2) K are separated by trellis bits. The trellis bits are generated from the tail bits of the shift registers after encoding of all the input bits. In figure 2, when the upper switch is lowered and the second constituent is disabled, the three tail bits are used to terminate the first constituent. The output bits of the Turbo encoder, including the trellis bits can be expressed as:

$$d_{K}^{(0)} = x_{K}, \ d_{K+1}^{(0)} = z_{K+1}, \ d_{K+2}^{(0)} = x_{K}', \ d_{K+3}^{(0)} = z_{K+1}'$$

$$d_{K}^{(1)} = z_{K}, \quad d_{K+1}^{(1)} = x_{K+2}, \quad d_{K+2}^{(1)} = z'_{K}, \quad d_{K+3}^{(1)} = x'_{K+2}$$
$$d_{K}^{(2)} = x_{K+1}, \quad d_{K+1}^{(2)} = z_{K+2}, \quad d_{K+2}^{(2)} = x'_{K+1}, \quad d_{K+3}^{(2)} = z'_{K+2}$$

where K = 0; 1; ...; K 1.

The internal inter leaver of the 3GPP Turbo encoder is designed to generate a systematic relationship between  $x_k$  and  $x^0_k$  for any  $40 \le K \le 5114$  [8]. There is a

specific approach to design an internal inter leaver for the employed Turbo encoder that is detailed in [8]. This work employs the 3GPP standard approach to design the internal inter leaver for the employed Turbo encoder.

### 2.LITERATURE SURVEY

A.Saleem et at. "Four-Dimensional Trellis Coded Modulation for Flexible Optical Communications,"[3] We experimentally investigate four-dimensional (4-D) Trellis coded modulation (TCM) based on polarization division multiplexed (PDM) 16-ary quadrature amplitude modulation (QAM), PDM-32QAM and PDM-64QAM formats. A multi-rate optical transponder is enabled by only a single encoder/decoder structure. The scheme is resilient to cycleslip events due to its 90° phase rotation invariant property. In addition. the performance of 4-D turbo TCM (TTCM) is investigated. The superior performance of TTCM over TCM is experimentally validated. Furthermore, the performance of 4-D TCM/TTCM is compared with standard PDM-mOAM formats combined with soft-decision (SD) forward error correction (FEC) codes. It is shown that 4-D TCM concatenated with a low complexity hard-decision (HD) FEC could be an

interesting candidate for complexityperformance trade-off with SD-FEC.

The rapid growth in metro traffic would necissitate the development of elastic and cost-efficient optical transponders [1, 2]. To this end, coded modulations combined with simple forward error correction (FEC) code are considered as a potential candidate to address these requirements [3]. Recently, four-dimensional (4-D) Trellis coded modulation (TCM) based on polarizationdivision multiplexed (PDM) quadrature phase-shift keying (QPSK) and 16-ary quadrature amplitude (16QAM) was demonstrated [4, 5], providing spectral efficiencies (SEs) of 1.5 and 3.5bits/symbol/polarization, respectively. additional value of SE=2.5 An bits/symbol/polarization was realized in [4]. However, a different encoder structure was required to achieve such tuning. In addition, the reported scheme does not exploit the possible rotational invariance of multi-dimensional TCM for cycle slip tolerance. In order to enhance the coding gain achieved by TCM and inspired by the turbo code principle, the iterative decoding technique was applied with TCM as constituent codes and is referred to as turbo TCM (TTCM) [7]. The TTCM scheme performs within 1 dB from the Shannon

limit at BER levels of 10-4 to 10-5 [7]. In optical transmission systems, the performance of TTCM using a 2-D 8PSK as base constellation was evaluated [8]. Sensitivity gains of 2.8 dB and 3.8 dB were reported for TTCM compared with QPSK at hard-decision (HD-) FEC limit for backto-back (b2b) after 1000 and km transmission, respectively.

#### **3.PROPOSED WORK**

FPGA technologies are employed to develop and implement the designed Turbo encoder module. The register transfer level (RTL) of the module is developed in Verilog HDL. There are multiple registers defined for the input, output, and necessary implement the Turbo parameters to encoding technique. This work studies two methods to execute the encoding, which are serial computation and parallel computation.

The serial computation method processes one bit in one clock cycle. It reads the input data of the MSD, builds the input

and output registers, and calculates the parity1, parity2, and the tail bits in a serial process. After performing the encoding, it

generates the output bits. Although the method is designed and implemented, it is noted that there is a long processing time

that can be overlapped with the other processes in the module. Figure 4 shows the

pseudocode of the serial computation of the encoder module. The parallel Turbo computing technique is employed to develop the Turbo encoder in Verilog. There are many processes in the serial computation technique that are overlapped by using parallel computing technique. There are two functions developed in the parallel Turbo encoder. The two functions implements almost all the processing time of the encoding technique. The Turbo encoding technique needs the MSD data as a whole package to implement the encoding. Figure 5 shows the pseudocode of the implemented parallel technique for the Turbo encoder. Both Pseudocodes of the serial and parallel computing techniques are designed in Verilog and implemented on an FPGA device.



Fig. 4: The pseudocode for serial computation of the Turbo encoder.

#### ISSN: 2278-4632 Vol-12 Issue-12 No.02, December 2022

The processing time of the Turbo encoder module (in clock cycles) is denoted by Ts for the serial computation and by Tp for the parallel technique, one has,

 $T_s = T_r + T_b + T_{parity1} + T_{tail1} + T_{parity2} + T_{tail2} + T_w$ (6  $T_s = 1148 + 1148 + 1148 + 3 + 1148 + 3 + 3456 = 8054$ 

where Tr is the time for reading the 1148 bits of the MSD, Tb is the processing time to build the output register, Tparit1 is the time of processing parity bits, Ttail is the time of processing tail bits, and Tw is the time of generating output bits.

The serial computation method processes one bit in one clock cycle. It reads the input data of the MSD, builds the input and output registers, and calculates the parity1, parity2, and the tail bits in a serial process.

Note that the Tr +Tb +Tparity1 +Ttail1 +Tparity2 +Ttail2 are processed in one clock cycle in the parallel computing technique.

$$T_p = 1 + T_w = 1 + 3456 = 3457$$
 (7)

Then one has,

$$T_{p} = 0.42T_{s}$$
 (8)

Eq. 8 reveals that the parallel computing can improve the proceeding time of the Turbo encoder by 58%.

#### A. Simulation and Verification

Xilinx tools are utilized to simulate the developed modules. A test bench is designed to simulate the Turbo encoder.

| seudocode code for Parallel Computation of Turbo encod |
|--------------------------------------------------------|
| nodule TURRO_PARALLEL ( inputs, outputs;)              |
| define REGISERS and PARAMETERS;                        |
| function [3455:0] codedMSD1;                           |
| input [1147:0] MSDdata;                                |
| berin                                                  |
| repeati (1348) {                                       |
| Build output register for MSDinput:                    |
| Build output register for Parity1)                     |
| Build output register for Parity2()                    |
| if (repeat) is done)                                   |
| reneut2(11.68) [                                       |
| call CodedMSD2 [codedMSD1] ]                           |
| and second second second second                        |
| andfunction                                            |
| handline (3455-0) and adtASD3                          |
| land 19455-01 code#0501-                               |
| honin                                                  |
| Degn<br>contract2 (11/0) (                             |
| Descent Darity of Edits, 1                             |
| Process Parity's ons; (                                |
| in (repeats is done)                                   |
| Personal talls hits                                    |
| Process card, pro-                                     |
| Process ptail ons; )                                   |
| ff (repeat4 is done)                                   |
| repeats (3148) {                                       |
| Process Penity2 bits( )                                |
| It (repeats is cone)                                   |
| repeate(3) (                                           |
| Process tail2 bits;                                    |
| Process ptail 2 bits; )                                |
| end                                                    |
| endfunction                                            |
| always @(posedge dock, posedge reset)                  |
| bogin                                                  |
| if (reset) output=0;                                   |
| alse begin                                             |
| repeat1 (1148) (                                       |
| Read MSD input data                                    |
| if (repeat1 is done) {                                 |
| call CodedMSD1 (MSDdata)                               |
| Repeat7 (3456) (                                       |
| Generate output bits )                                 |
| end end                                                |
| end end                                                |

Fig. 5: The pseudocode for parallel computation of the Turbo encoder.

Verilog HDL is employed to design the test bench. There are two MSD data that are simulated for each of the serial computation and parallel computation of the Turbo encoder. Figure 6 shows the simulation

results for the serial computation of the Turbo encoder module. The simulation indicates that the structure output data is correct. However, there is a long time that can be overlapped, which is colored in red in the output trace.



Fig. 6: The simulation result of the Turbo encoder with serial computation.

Figure 7 shows the simulation result of the parallel computing technique. The module starts to generate the output in the beginning. Note that the MSD is encoded in a shorter time compare with the serial computation simulation.

This is the result of parallel computing of multiple process in one clock cycle.



Fig. 7: The simulation result of the Turbo encoder with parallel computation.



Fig. 8: The logic utilization of the Turbo encoder with serial computation.

The impact of the parallel computation on the logic utilization is shown in Figure 10. Note that the utilized flip flop and LUTs are significantly reduced when parallel computation is employed. The LUT utilization is improved by 73% and the flipflop utilization enhanced by 75%. It is proven that the FPGA technologies strongly supports parallel computation for the Turbo encoder. By reducing the size of the Turbo encoder module, the IVS can be

implemented on a single programmable chip with less hardware constrains.

## CONCLUSION

The Turbo encoder module is designed and implemented to be an embedded module in the IVS modem. FPGA technologies are employed to develop the Turbo encoder module. Xilinx tools and Verilog HDL are employed to design and simulate the module. Both serial and parallel computation techniques are studied for the encoding process. It is shown that the parallel computation can improve the chip size and processing time of the module. Comparing with the serial computation technique, the parallel computation encoding, improves the processing time by 58% and logic utilization by 73%. The processing time enhancement can be seen in both simulation and analyzing the chip processing.

#### REFERENCES

[1] "eCall data transfer; in-band modem solution; general description," 3GPP, Tech. Rep. TS26.267.

[2] Eroupean Commission, "eCall: Time saved = lives saved," Press Release, Brussels, August 21, 2015. website: http :ec:europa:eu=digital agendaenecall time saved lives saved.

[3] A. Saleem et at. "Four-Dimensional Trellis Coded Modulation for Flexible Optical Communications," IEEE Journal of Lightwave Technology., vol. 35, no. 2, pp. 151-158, Nov. 2017.

[4] C. Studer, C. Benkeser, S. Belfanti, and Q. Huang "Design and Implementation of a Parallel Turbo-Decoder ASIC for 3GPP-LTE," IEEE Journal of Solid-state Circuits., vol. 46, no. 1, pp. 8-17, Jan. 2011.

[5] M. Nader and J. Liu, "Design and implementation of CRC module of eCall in-vehicle system on FPGA," SAE Technical 2015-01-2844, 2015, doi:10.4271/2015-01-2844.

[6] M. Nader and J. Liu. "Developing modulator and demodulator for the EU eCall in-vehicle system in FPGAs" in IEEE, 2016 International Conference on Computing, Networking and Communications (ICNC), Hawaii, USA, Feb. 15-18, 2016, pp. 1-5.

[7] M. Nader and J. Liu. "FPGA Design and Implementation of Demodulator.